1

# Effect of Multiple Flip-Chip Assembly on Joint Strength of AuSn solder in Hybrid Compact Optoelectronic Module

K.-M. Chu, *Student Member*, *IEEE*, J.-S. Lee, H. Oppermann, G. Engelmann, J. Wolf, H. Reichl, and D. Y. Jeon

Abstract--The hybrid integration of several electrical and optical chips on a common substrate is an important technology for merging highly functional optoelectronic modules. To fabricate such a hybrid compact optoelectronic module, it is essential to develop a multiple flip-chip assembly technique on a common substrate. In this study, four Si chips were flip-chip bonded successively on a common substrate using electroplated AuSn solder bumps. However the high thermal conductivity of the substrate and a multiple reflow process could make solder bumps formed on the substrate tend to be damaged by neighboring ones significantly during several repeated bonding steps. As a result, it is difficult to perform an interconnection that shows high bonding strength. This paper will discuss the correlation between the successive multiple flip-chip assembly and after-bonding characteristics such as die shear strength, microstructures of remelted joints between AuSn solder bumps and chip pads. In addition, we try to suggest a new bonding condition through a thermal simulation (ANSYS<sup>TM</sup>).

*Index Terms*--AuSn solder, flip-chip, ANSYS<sup>TM</sup>, repeated bonding, multiple reflow

### I. INTRODUCTION

In communications and computer-related fields, the fusion of electrical and optical technologies has been progressed rapidly. Pushing performance levels even higher will soon require hybrid circuit boards that integrate optical chips alongside electrical chips [1]. With this approach, the hybrid integration of semiconductor optical amplifiers (SOAs) on a silica-based planar lightwave circuit (PLC) platform is an important technology for merging the highly functional optical signal processing. To fabricate such a highly functional optical module, it is essential to develop a multi-chip assembly technique for the PLC platform [2,3]. In addition, since module size is one of the important factors for cost reduction, the integration density should be high to make the module compact. The eutectic Au80Sn20 solder is generally used for

flip-chip assembly of optoelectronic packaging because no flux is necessary during soldering [4]. The AuSn solder has been proven to provide interconnections with a high reliability due to its unique mechanical properties. The AuSn solder shows an excellent wetting performance and almost void-free interconnections are achieved. Because of its good mechanical properties and the slow growth rate of intermetallic phases the reliability of the interconnection is very high [5].

In this study, we have successively flip-chip bonded four Si chips on a common substrate using electroplated AuSn solder bumps. However, the high thermal conductivity of the substrate and a multiple reflow process make it difficult to form a joint that shows a high bonding strength. Because solder bump formed on the substrate tend to be thermally damaged during the repeated bonding steps. When the solder joints are reflowed several times during IC packaging processes, extensive metallurgical reaction takes place between solder bumps and their thin film pads [6,7]. In addition, if several chips were flip-chip bonded on a common substrate successively, the intermetallic compound (IMC) of solder bump and bonding strength would be changed during the repeated bonding steps. Also, surface oxides and other contaminants on the solder can cause non-wetting of the metallized substrates and leading to a poor metallurgical, mechanical, or conductive joint between the chip and the substrate. Due to the strong oxidation tendency of Sn, Sn oxides are easily formed on the plated sample after being exposed to ambient air [8]. These problems become more serious in optoelectronic multi-chip module that requires both the precise bonding alignment and the successive multiple flipchip bonding. However, many researches are mostly focused on module performance and system demonstration after multiple flip-chip assembly [3,9,10]. Therefore, it is desirable to study the microstructure of the joint and the characteristics of the AuSn solder bumps during the multiple flip-chip assembly. This paper investigates the correlation between the successive multiple flip-chip assembly and after bonding characteristics such as die shear strength, microstructures of remelted joints between AuSn solder bumps and chip pads.

### **II. EXPERIMENT**

### A. Structure and Fabrication

This Figure 1 shows the schematic of multiple flip-chip

This work was supported in part by the Center for Electronic Packaging Materials (ERC) of MOST/KOSEF and the Joint Laboratory program for CEPM-Fraunhofer IZM under Grant R11-2000-085-10001-0, R11-2000-085-10001-0

K.-M. Chu, J.-S. Lee, and D. Y. Jeon are with the Department of Materials Science and Engineering, Korea Advanced Institute of Science and Technology, Daejeon 305-701, Korea.

H. Oppermann, G. Engelmann, J. Wolf, and H. Reichl are with the Fraunhofer Institute for Reliability and Microintegration, IZM-Berlin, Gustav-Meyer-Alee 25, D-13355 Berlin, Germany.

assembly for this study. For the solder reflow and flip-chip assembly experiments, test samples consisting of Si chips and compatible Si substrates were used. There are four flip-chip bonding positions on the substrate.



Fig. 1. The schematics of multiple flip-chip assembly on common substrate.

The process steps involved in the fabrication of AuSn bumps by electroplating were described in detail elsewhere **[11,12]**. First the plating base consisting of a Ti:W(N) and an Au layer was sputtered. The sputtering was followed by lithography of thick photo resist as plating mask. After electroplating of Au socket and the Sn cap, the resist was stripped. In the last process steps, the Au and the Ti:W(N) layers were etched. **Figure 2(b)** shows a cross sectional SEM image of an as-plated AuSn solder bump (height:  $23\mu m$ , diameter:  $80\mu m$ ) on the surface of the substrate. After reflow process, the bump consists of an Au socket with eutectic AuSn on top and Au<sub>5</sub>Sn ( $\zeta$ -phase) layer as shown in **Fig. 2(c)**.



Fig. 2. SEM images of AuSn solder bump after (a),(b) electroplating and (c) reflow process. (\*(b),(c):cross-section view)

### B. Flip-chip bonding

In this study, the chip is aligned to the alignment mark of the substrate using a flip-chip bonder (TORAY, model: FC 1500). **Figure 3** shows the image of multiple flip-chip assembled chips on the substrate. The gap between edges of chips was about  $60\mu$ m. The size of the bonding stage of flipchip bonder was  $20\times20$  mm. The chips were flip-chip bonded successively on a common substrate at various bonding temperatures. The bonding temperatures were  $280^{\circ}$ C,  $300^{\circ}$ C, and  $320^{\circ}$ C, and the bonding pressure was 500gf.



Fig. 3. Images of multiple flip-chip bonded chips on common substrate. ((a) Top view and (b) cross-section view).

### III. RESULT AND DISCUSSION

### A. Cross-sectional analysis of AuSn solder bump under different reflow conditions

In the first experiment, the as-electroplated AuSn solder bumps were reflowed at the bonding stage of flip-chip bonder. When the bumps are heated up to above 280°C after electroplating, the solder cap forms small volume of eutectic Au80Sn20 solder on top of the bump. **Figure 4** shows crosssectional SEM images of reflowed AuSn solder bumps at each reflow temperatures and times.



Fig. 4. Cross-sectional SEM images of reflowed AuSn solder bump at various temperatures and times.

As shown in **Fig. 4**, after 30 seconds of reflow process, two phases (eutectic AuSn and Au<sub>5</sub>Sn) were found on top of the bump. The thickness of the Au<sub>5</sub>Sn was about  $5\mu$ m thick. The bumps which were reflowed for 2 minutes no longer show eutectic solder on top of the bumps because eutectic solder almost transformed to IMCs such as AuSn and Au<sub>5</sub>Sn. Only a very small portion of the eutectic volume remained on top of the bump which is obviously not enough to obtain a high bonding strength. Thus, it is recommended that total bonding time including four bonding steps should not exceed 2 minutes. It is obvious that bumps with no eutectic on top are not suitable for flip-chip assembly as the  $\zeta$ -phase (Au<sub>5</sub>Sn) stays solid beyond 500°C. Elger et al **[5]** reported that the  $\zeta$ -phase can prevent the bump from interacting with the chip pad because it has a high melting temperature.

### B. Die shear test after multiple flip-chip bonding

A die shear test was conducted to investigate the change in the bonding strength for various bonding temperatures. After multiple flip-chip bonding, the assembled substrate was clamped and shear force was applied at the edge of the chip. The traveling speed of the stylus positioned 30µm above the substrate was 50µm/s. Figure 5 shows the measured die shear strength at each bonding positions. As the number of bonding position was increased  $(1^{st} \rightarrow 2^{nd} \rightarrow 3^{rd} \rightarrow 4^{th})$ , the die shear strength decreased. When the bonding temperature was 300°C, the die shear strength was higher than the others except 1<sup>st</sup> bonding position. When the bonding temperature was 320°C, the die shear strength decreased to almost half of the initial value between 1<sup>st</sup> and 2<sup>nd</sup> bonding positions. In addition, at the 3<sup>rd</sup> and 4<sup>th</sup> bonding positions, there is practically no difference in die shear strength regardless of the bonding temperature. This phenomenon might have corresponded to the result of reflow test (see Fig. 4). Since if two chips had been flip-chip bonded on the substrate, there was only a small amount of eutectic AuSn on top of the non-bonded bumps located at 3<sup>rd</sup> and 4<sup>th</sup> bonding positions. Thus it is inferred that the number of bonding step could strongly affect the reduction in die shear strength of joint.



Fig. 5. Die shear strength at each bonding position after multiple flip-chip bonding. (Bonding pressure: 500g).

# *C.* Cross-sectional analysis of joints after successive multiple flip-chip bonding

Figure 6 shows the cross sectional SEM images of joints and non-bonded solder bumps at each bonding positions during the successive multiple process. SEM and EDX results indicate that the solder bump consists of eutectic AuSn, Au<sub>5</sub>Sn (IMC,  $\zeta$ -phase) and Au socket. There were two Au<sub>5</sub>Sn IMCs (lower: A, upper: B) at the joints.



Fig. 6. Cross-sectional SEM images of joints and non-bonded bumps during flip-chip assembly. (After (a)  $1^{st}$  bonding step, (b)  $2^{nd}$  bonding step, (c)  $3^{rd}$  bonding step, and (d)  $4^{th}$  bonding step).

It was found that  $Au_5Sn$  (A) layer grew on the expense of the eutectic AuSn during the reflow process. As a result, the thickness of the eutectic AuSn decreases while that of the Au<sub>5</sub>Sn (A) increases during the multiple processes. While Au<sub>5</sub>Sn (B) layer was formed by reaction between eutectic AuSn and Au chip pad during the bonding process. For example, as shown in **Fig. 6(b)**, there were two Au<sub>5</sub>Sn IMCs (lower: A, upper: B) at  $2-1^{st}$  and  $2-2^{nd}$  joints. And the amount of remained eutectic AuSn at  $2-3^{rd}$  and  $2-4^{th}$  bonding positions is smaller than that at  $1-3^{rd}$  and  $1-4^{th}$  bonding positions (see **Fig. 6(a)**). As the solder bump approached nearly to its bonding position, the center of bonding stage, the eutectic AuSn gradually transformed to the Au<sub>5</sub>Sn (A) phase. As a result, only a small portion of the eutectic AuSn that is solderable to the chip pad remained in the solder bump during the successive multiple flip-chip assembly.

### D. Surface analysis of solder bump during the successive multiple flip-chip bonding

In this study, two specimens (I, II) were prepared to investigate the surface oxidation of bump. The 'I' solder bump (see Fig. 2(a)) was an as-electroplated bump and would experience one reflow step before flip-chip bonding. While 'II' solder bump located at the 4<sup>th</sup> bonding position (3-4<sup>th</sup>, see Fig. 6(c)) had already experienced three reflow steps before flipchip bonding and would undergo an additional one reflow step. Figure 7 shows the AES depth profiles of two specimens. The rich oxygen concentration near the surface means that thin Sn oxide is likely formed on the surface layers of the bumps. This Sn oxide layer might have caused the reduction in die shear strength seen in Fig. 5. In the case of 'I' solder bump, the oxygen concentration (-o-, Fig. 7) on the surface is significantly decreased at a sputter time from 0.1 to 0.2 min. While the oxygen concentration of 'I' solder bump became less than 10 at.% within 0.2 min of sputtering time but 1 min in the case of 'II' solder bump. From this depth profile, it was inferred that thin Sn oxide exists onto the top surface of the bump and bumps were easily oxidized after 1st flip-chip bonding. Also, Sn oxide was slightly grown due to the repeated bonding steps.



Fig. 7. Auger electron spectroscopy (AES) in-depth profile of AuSn bumps.

To find out the kinds of oxide at the top surface, XPS was used to investigate the outermost surface region of the solder bumps. Sn has three different chemical states, pure metal and two oxidation states (SnO, SnO<sub>2</sub>), and in principle the chemical shift should differ for each state [13,14]. The peak was broad showing at least two different peaks that indicate Sn (1) peak) and SnO (2) peak). As the solder bump experienced repeated reflow steps ('I'→'II'), a high binding-energy peak (2) peak, see Fig. 8) developed on the  $Sn3d_{5/2}$  peak around at 486eV. In the case of 'I' solder bump (see Fig. 8(a)), the second peak (2) peak, SnO) was observed at 485.6eV, and the area ratio of Sn/SnO was 1.13. While in the case of 'II' solder bump (see Fig. 8(b)), a second peak (2) peak, SnO) was also observed at 485.6eV and the area ratio of Sn/SnO was 0.183. If we compared the XPS peaks of 'I' and 'II' solder bumps, the Sn peak (①, Fig. 8(a)) decreased after multiple flip-chip process while the SnO peak (2), Fig. 8(a)) increased relatively. This means that almost Sn phase at the surface of bump changed to SnO phase gradually as the process progressed (1st  $\rightarrow$ 4<sup>th</sup>). From the AES and XPS analyses, it was found that the oxide of bump consisted of mostly SnO and once the multiple flip-chip process started, SnO could be found at bump surface mainly. It is clear that SnO existed at the top surface of bump during the multiple flip-chip process and it could cause reduction in die shear strength.



Fig. 8.  $\text{Sn3d}_{5/2}$  lines for the AuSn bump ((a) 'I' and (b) 'II') during the multiple flip-chip bonding process.



Fig. 9. Temperature distribution of multiple flip-chip bonded package with temperature profile of surface at center position after (a)  $1^{st}$  bonding step and (b)  $4^{th}$  bonding step.

# *E. Appropriated bonding condition for multiple flip-chip assembly*

When several chips were flip-chip bonded on a common substrate, both the solder joints and non-bonded solder bumps were remelted during the multiple process. As a result, it is difficult to obtain a mechanically reliable solder joint. Thus we tried to suggest an appropriated flip-chip bonding condition through a thermal simulation (ANSYS<sup>TM</sup>). Figure 9 presents the temperature distribution of multiple flip-chip bonded package at the center of the substrate surface. While there are some temperature fluctuations at the profile. Since the chip is peripherally connected to the solder bumps, the heat generated from the substrate transferred to the chip side. Thus, local temperature of the peripherally bonded position is lower during the process. When the 1<sup>st</sup> chip was flip-chip bonded on the substrate, the calculated maximum temperature of 290.4°C exists at the center of 1<sup>st</sup> bonding position. Since the bonding temperature was applied through the chip tool, the chip generates heat and has the highest temperature. While the temperature of 4<sup>th</sup> bonding position is about 262.1°C as shown in Fig. 9(a). In the case of 4<sup>th</sup> bonding step (Fig. 9(b)), although the amount of heat being dissipated from the lateral sides of the 4<sup>th</sup> chip to the neighbor chip (3<sup>rd</sup>) is small, it can cause about 2.4°C difference in temperature. As a result, the temperature of 3<sup>rd</sup> solder joint would reach around 281.8°C and then the joint could be remelted during the 4<sup>th</sup> bonding step. Consequently, it is advisable to adjust both the bonding temperature and time to prevent thermal damages of solder joints and bumps during the process. The results obtained from the simulation are of great value in suggesting bonding condition of multiple flip-chip package.

New bonding condition is suggested on the basis of the thermal simulation. **Figure 10** shows the die shear strength at

each bonding position after multiple flip-chip bonding using a new bonding condition. Although the maximum value of die shear strength is lower than that of previous condition ( $-\blacksquare$ -, see **Fig. 10**), we could get a uniform value successfully regardless of bonding position. In addition, total process time can be shortened by 66.7%.





Fig. 10. Comparison of die shear strength at each bonding position using previous and new bonding conditions (Bonding pressure: 500g).

### **IV. CONCLUSIONS**

In this study, four Si chips were flip-chip bonded successively on a common substrate using electroplated AuSn solder bumps. We reported the correlation between the

successive multiple flip-chip assembly of chips and afterbonding characteristics such as die shear strength, microstructures of remelted joints between AuSn solder bumps and chip pads. There was a serious reduction of the die shear strength as the bonding position number increased  $(1^{st} \rightarrow 2^{nd} \rightarrow 3^{rd} \rightarrow 4^{th})$ . It was inferred that bumps which were reflowed several times show little eutectic AuSn at the joint because it almost transformed to the intermetallic phase, Au<sub>5</sub>Sn (ζ-phase), during the multiple process. In addition, thin Sn oxide (SnO) that was formed on the surface of bump during the repeated bonding steps can cause non-wetting of the metallized chip pads and leading to a poor mechanical joint between the chip pad and the solder bump. It is necessary to optimize the bonding conditions for obtaining uniform die shear strength regardless of the bonding position during the successive multiple processes. By using a thermal simulation (ANSYS<sup>TM</sup>), we successfully improved the previous bonding conditions. The results obtained from this study will offer a useful guidelines to the optoelectronic packaging industries in which a multiple flip-chip assembly is needed.

#### V. ACKNOWLEDGMENT

This work was supported by the Center for Electronic Packaging Materials (ERC) of MOST/KOSEF and the Joint Laboratory program for CEPM-Fraunhofer IZM. (Grant #: R11-2000-085-10001-0, R11-2000-085-10001-0). Also the authors would like to express appreciations to Y.-M. Kwon for thermal simulation analysis.

#### VI. REFERENCES

- T. Hayashi et al, "An Innovate Bonding Technique for Optical Chips using Solder Bumps That Eliminate Chip Positioning Adjustments", IEEE Trans. on Compon. Hybr. Manuf. Technol. Vol. 15, No. 2, pp. 225-230, 2002.
- [2] I. Ogawa et al, "Hybrid Integrated Four-Channel SS-SOA Array Module using Planar Lightwave Circuit Platform", Electronics Letters, Vol. 34, No. 4, pp. 361-363, 1998.
- [3] J. Sasaki et al, "Multiple-Chip Precise Self-Aligned Assembly for Hybrid Integrated Optical Modules using Au-Sn Solder Bumps", IEEE Trans. on Advanced Packaging, Vol. 24, No. 4, pp. 569-575, 2001.
- [4] D. G. Ivey, "Microstructural Characterization of Au/Sn Solder for Packaging in Optoelectronic Application", Micron, Vol. 29, No. 4, pp. 281-287, 1998.
- [5] G. Elger, J. Voigt, and H. Oppermann, "Application of Flip-Chip-Bonders in AuSn Solder Processes to Achieve High After Bonding Accuracy for Optoelectronic Modules", Proceedings of the 14th Lasers and Electro-Optics Society, pp. 437-438, 2001.
- [6] A. A. Liu, H. K. Kim, K. N. Tu, and P. A. Totta, "Spalling of Cu<sub>6</sub>Sn<sub>5</sub> Spheroids in the Soldering Reaction of Eutectic SnPb on Cr/Cu/Au Thin Films", Journal of Applied Physics, Vol. 80, No. 5, pp. 2774-2780, 1996.
- [7] T. Liu, D. Kim, D. Leung, M. Korhonen, and C. Y. Li, "High Sn Solder Reaction with Cu Metallization", Scripta Materialia, Vol. 35, No. 1, pp. 65-69, 1996.
- [8] J. S. Kim and C. C. Lee, "Fluxless Sn-Rich Sn-Au Flip-Chip Bonding using Electroplating Processes", Proceedings of International Symposium on Advanced Packaging Materials: Processes, Properties and Interfaces, pp. 164-168, 2005.
- [9] N. R. Bonda et al, "Physical Design and Assembly Process Development of a Multichip Package Contain a Light Emitting Diode Array Die", IEEE Trans. on Compon., Pack., and Manuf. Technol. Vol. 20, No. 4, pp. 389-395, 1997.

- [10] Y. Akahori et al, "A Hybrid High-Speed Silica-Based Planar Lightwave Circuit Platform Integrating a Laser Diode and a Driver IC", Proceedings of European Conference on Optical Communication, Vol. 448, No. 3, pp. 359-362, 1997.
- [11] L. Dietrich, G. Engelmann, O. Ehrmann, H. Reichl, "Gold and Gold-Tin Wafer Bumping by Electrochemical Deposition for Flip Chip and TAB", Proceedings of the 3rd European Conference on Electronic Packaging Technology, Vol. 191, pp.28-31, 1998.
- [12] C. Kallmayer, D. Lin, J. Kloeser, H. Oppermann, E. Zakel, H. Reichl, "Fluxless Flip-Chip Attachment Techniques using the Au/Sn Metallurgy", Proceedings of the 17th International Electronics Manufacturing Symposium, pp. 20-28, 1995.
- [13] F. G. Yost, F. M. Hosking, and D. R. Frear, The Mechanics of Solder Alloy, Wetting & Spreading (New York: Van Nostrand Reinhold, 1993), pp. 155-189.
- [14] D. M. Tench, D. P. Anderson, and P. Kim, "Solderability Assessment Via Sequential Electrochemical Reduction Analysis", Journal of Applied Electrochemistry, Vol. 24, No. 1, pp. 18-29, 1994.

#### VII. BIOGRAPHIES



**Kun-Mo Chu** (S'06) received the B.S. degree in Materials Science and Engineering from Korea University, Seoul, Korea, in 2001, and M.S. degree in Materials Science and Engineering from Korea Advanced Institute of Science and Technology (KAIST), Daejeon, Korea, in 2003, where he is currently pursuing the Ph.D. degree. His research interests include optical interconnection architecture and flip-chip technology for electronic and photonic devices.



Jung-Sub Lee received the B.S. degree in Materials Science and Engineering from Korea Advanced Institute of Science and Technology (KAIST), Daejeon, Korea, in 2002, where he is currently pursuing the Ph.D. degree. His research interests include flip chip technology and solder bumping processes in SIP system.



**Duk Young Jeon** received the B.S. degree from Seoul National University, Seoul, Korea, in 1976, and the M.S. degree in applied physics from Korea Advanced Institute of Science and Technology (KAIST), Daejeon, Korea, in 1979, and the Ph.D. degree in physics from Lehigh University, Bethlehem, PA, in 1988. In 1988, he joined AT&T Bell Laboratories, Allentown, PA, as a member of Technical Staff, where he involved in the development of advanced lithography for submicron

CMOS technology. Later, he was involved in researching gate technology for 0.1 µm CMOS, and plasma processing and device study for the high speed BiCMOS technology at AT&T in Holmdel, NJ and backend integration for deep submicron modular BiCMOS technology at Murray Hill, NJ. Since 1994, he has been with KAIST, as a professor of Materials Science and Engineering. His research interests are in display materials and devices, such as phosphors, carbon nanotubes, electron multiplier channel plate, optical packaging and optical MEMs devices.